Job Information
Google ASIC/SoC System Level Test Engineer in Sunnyvale, California
Minimum qualifications:
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
5 years of industry experience with System Level Test or System validation.
Experience with ASIC or SoC prototype bring-up, debug, functional verification, or functional manufacturing test.
Experience with Python and Linux or Unix.
Preferred qualifications:
Master's degree/PhD in Electrical Engineering, Computer Engineering or Computer Science.
8 years of industry experience with System Level Test, System validation, or Product Engineering.
Experience with testing and characterizing IP subsystems such as CPUs, GPUs, SerDes, DDR/HBM.
Knowledge of CPU Architecture, CPU Boot process, Kernel, and CPU performance.
Experience implementing secure ASIC/SoC manufacturing solutions (provisioning, e-fuse programming, or life-cycle management).
Experience in C#, .NET Framework, C/C++, or basic TCP/IP network configuration.
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
As a System Level Test Engineer, you will help to integrate SoC (System on Chip) technologies into High Performance Computing Products. You will develop and automate system-level manufacturing test of ASIC’s and SoC’s to validate performance and screen out bad devices. You will participate in all aspects of System level Test and Product Engineering activities. You will work with ASIC Architecture, Design, and Pre-silicon SoC Verification teams to define test methodologies and implement end to end manufacturing solutions.Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.
The US base salary range for this full-time position is $132,000-$189,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google (https://careers.google.com/benefits/) .
Develop System Level Test (SLT) solutions for custom ASIC’s and SoC’s by specifying hardware and integration requirements, driving vendor interactions, developing software frameworks and test modules, and integrating test cases from silicon validation and system software and test teams.
Partner with data center server and accelerator design teams to realize practical test solutions leveraging system design and test elements.
Partner with hardware and software teams to evaluate functional device yield and performance across various operating conditions, characterize hardware/software interaction, and develop effective production screens to reduce Defective Parts per Million.
Integrate test software and hardware solutions with robotic chip handlers, drive bring-up of the fully integrated solution in internal and partner NPI labs, transfer all collaterals needed for High Volume Manufacturing (HVM) at Offshore Assembly and Test (OSAT) facilities, and provide ongoing HVM support.
Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also https://careers.google.com/eeo/ and https://careers.google.com/jobs/dist/legal/OFCCPEEOPost.pdf If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form: https://goo.gl/forms/aBt6Pu71i1kzpLHe2.