AMVETS Jobs

Job Information

Space Exploration Technologies Corp. FPGA/ASIC Design Engineer (Silicon Engineering) in Redmond, Washington

SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not. Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal of enabling human life on Mars. FPGA/ASIC DESIGN ENGINEER (SILICON ENGINEERING) At SpaceX we're leveraging our experience in building rockets and spacecraft to deploy Starlink, the world's most advanced broadband internet system. Starlink is the world's largest satellite constellation and is providing fast, reliable internet to 2M+ users worldwide. We design, build, test, and operate all parts of the system - thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together. We've only begun to scratch the surface of Starlink's potential global impact and are looking for best-in-class engineers to help maximize Starlink's utility for communities and businesses around the globe. We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering). In this role, you will be developing cutting-edge next-generation FPGAs and ASICs for deployment in space and ground infrastructures around the globe. These chips are enabling connectivity in places it has previously not been available, affordable or reliable. Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network. RESPONSIBILITIES: Design digital ASICs and/or FPGAs for Starlink projects, implementing complex SoC blocks and SoC integration tasks Implement or integrate design blocks using Verilog/SystemVerilog Optimize designs for power, performance and area Participate in the design process starting with high-level conceptual and architectural discussions and ending with micro architecture and design partition within the ASIC and/or FPGA Participate in all phases of ASIC and/or FPGA design flow (e.g. synthesis, timing closure, verification) Work with ASIC backend/implementation teams as needed Bring-up and validate ASICs and FPGAs in the lab Collaborate with software engineers in developing production software for your designs BASIC QUALIFICATIONS: Bachelor's degree in electrical engineering, computer engineering or computer science 2+ years of experience working with ASICs and/or FPGAs PREFERRED SKILLS AND EXPERIENCE: ASIC/FPGA system integration experience Software design and development skills Experience in designing DSP, digital communication system datapath blocks, and/or modem design Experience with multi-core CPU subsystem design and integration Excellent scripting skills (csh/bash, Perl, Python etc.) Experience with EDA tools such as HDL simulators (e.g. VCS, Questa, IES), HDL Lint tools (e.g. Spyglass), FPGA tools (e.g. Xilinx Vivado, Altera Quartus II) Experience and understanding of AXI/AHB/APB protocols Ability to work in a dynamic environment with changing needs and requirements Team-player, can-do attitude and ability to work well in a group environment while still contributing on an individual basis Enjoys being challenged and learning new skills ADDITIONAL REQUIREMENTS: Ability to work long hours and weekends as necessary to support critical milestones COMPENSATION & BENEFITS: Pay range: FPGA/ASIC Design Engineer/Level I: $120,000.00 - $145,000.00/per year FPGA/ASIC Design Engineer/Level II: $140,000.00 - $170,000.00/per year Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience. Base salary is just one part of your total r

DirectEmployers